

EasyElectronics.ru Community

All Collective Personal TOP

Поиск

## External interrupts and interrupt priorities STM8



The external interrupt system in STM8 is quite tricky. The developers gave us the ability to catch interrupts from any pin, but they did not allocate a vector for each pin. As a result, this part of the STM8L (in S- it is somehow better with this) is simply dotted with various crutches and tricks. Let's figure out how everything is arranged.

In addition to external interrupts, we will also consider setting up interrupt priorities.

We were promised interrupts on all pins. Let's start with them, that is, with the pins.

You can enable or disable an interrupt for a specific pin via the GPIOx\_CR2 register (where x is the port for which the interrupt is configured). If the pin is configured as an input, then writing 1 to the corresponding bit of the GPIOx\_CR2 register will enable the interrupt for it.

For example, this is how you can configure the button on <a href="the STM8L-Discovery">the STM8L-Discovery</a> (pin C1):

```
GPIOC->DDR |= GPIO_Pin _1; //На вход
GPIOC->CR1 |= GPIO_Pin _1; //Подтягивающий резистор (хотя он тут и не ну.
GPIOC->CR2 |= GPIO_Pin _1; //Прерывание разрешено
```

Except for the pin settings, the STM8 external interrupt system looks a little different in different families and lines . First, let's take a closer look at how it is organized in the STM8L15xx. There, the developers' clever tricks reach their utmost concentration, while in other series, everything is arranged more simply. Especially in the STM8S - there, the external interrupt system is very similar to PCINT in the AVR.

The first surprise (for me, after the AVR) is that **there are two groups of interrupts**: port interrupt (EXTIB, EXTID ...) without specifying the pin where interrupts from each port pin arrive (like PCINT); and pin interrupt (EXTIO, EXTI1 ... EXTI7) without specifying the port where interrupts from several ports, but from the same pins, arrive. At first, this is a bit mind-boggling, but then you



 $\underline{\text{Plugin PSImport\_Classes 3}} \rightarrow \underline{\text{Algorithms and}}$ Each half of the port can be configured to generate 1 interrupt for any pin software solutions (EXTID, EXTIG — by port name) or generate a separate interrupt for each pin

Full broadcast | RSS

| 7    | 6     | 5     | 4     | 3     | 2     | 1    |
|------|-------|-------|-------|-------|-------|------|
| PFES | PFLIS | PEHIS | PELIS | PDHIS | PDLIS | PBHI |
| rw   | rw    | rw    | rw    | rw    | rw    | rw   |

(EXTI1,EXTI2...). This is configured through the EXTI CONF1 and 2 registers, or

more precisely, through the PxLIS and PxHIS bits in them.

PxLIS is responsible for the lower 4 bits, and PxHIS - for the higher ones. If the bit is set (1), then this half of the port will generate one interrupt for all pins. And if the bit is cleared (0) — separate interrupts for each pin: EXTIO..3 for the lower half and EXTI4..7 for the higher half.

For some ports, common interrupts (of which there are one per port) are not available. They can only be worked with through pin interrupts. Such deprived ones include ports A and C in STM15x. In STM101, only ports B and D have their own interrupts.

For STM8S, on the contrary, there are only port interrupts, but no **EXTIO**, **EXTI1** . This greatly reduces the configuration options - the edge at which the interrupt is triggered is configured for the entire port. But more on that below.

Since the senior STM8L15x tragically lacks vectors for all ports, switching was invented. For example, the EXTIB/G vector can process interrupts from port B or G. The PFES, PHDS, PBGS bits in the EXTI\_CONFx registers are responsible for switching vectors between ports. If 1 is written to the PFES bit, the EXTIE/ **F** vector will catch interrupts from port F, otherwise - from port E. The same is true for the PHDS and PBGS bits (they are only in senior models, not on Discovery).

Bit 7 PFES: Port F or port E external interrupt select

0: Port E is used for interrupt generation

1: Port F is used for interrupt generation

The edge or level at which the interrupt is triggered is configured through the **EXTI\_CRx** registers . There are 4 such registers in STM8L15x, 3 in STM8L101.

| 7         | 6 | 5         | 4 | 3         | 2 | 1 |
|-----------|---|-----------|---|-----------|---|---|
| P3IS[1:0] |   | P2IS[1:0] |   | P1IS[1:0] |   |   |
| rw        |   | rw        |   | rw        |   |   |

The bits in them are called **PxIS** and are collected in pairs. For example, the pair POIS[1:0] is responsible for the edge on which the EXTIO interrupt is triggered. There are four possible options here:

**00** — Voltage drop and low level

**01** — Transition from low level to high (\_\_/)

**10**— High to low transition (\\_\_)

**11** — Any level change

Library fans can write something like this to set up an interrupt:

EXTI\_SetPinSensitivity(EXTI\_Pin\_1,EXTI\_Trigger\_Falling);

For example, here's how you can make the button on the STM8L-Discovery (pin C1) generate an EXTI1 interrupt when the voltage drops (i.e. when the log level changes from 1 to 0):

```
GPIOC->DDR |= GPIO Pin 1; //Ha 6xod
GPIOC->CR1 |= GPIO_Pin _1; //Подтягивающий резистор (хотя он тут и не ну.
```

1-Wire Altera arduino ARM Assembler Atmel AVR C++ compel DIY enc28j60 ethernet FPGA gcc I2C IAR KEIL LaunchPad LCD led linux LPCXpresso MSP430 nxp PCB PIC pinboard2 RS-485 RTOS STM32 STM8 STM8L TI UART USB algorithm assembler ADC library power unit detail display idea tool contest competition2 LUT microcontrollers for beginners review Debug board soldering iron printed circuit board pay FPGA crafts purchases programmer programming Light-emitting diode software scheme circuit design Technologies smart House photoresist freebie crap Watch humor

## Blogs Тор 38.98 <u>AVR</u> STM8 37.92 Garbage truck ? 29.53 STM32 28.46 Detail 24.63 Connection of hardware to the computer. 24.04 18.15 Circuit design 17.75 **Smart House** MSP430 17.13 LPC1xxx 14.79 All blogs

And this way, the button hanging on B3 will be configured to generate an EXTIB/G interrupt for any change in level:

```
GPIOB->DDR |= GPIO_Pin _3; //На вход
GPIOB->CR2 |= GPIO_Pin _3; //Прерывание разрешено
EXTI->CR3 |= 3; //Устанавливаем 1 и 2 бит в PBIS
EXTI->CONF1 |= EXTI_CONF1_PBLIS; //Переключаем младшую половину порта В
```

Now let's see how to correctly format an interrupt handler .

In **IAR**, the handler template looks like this:

```
INTERRUPT_HANDLER(Interrupt_Name, Interrupt_Number)
{
//Код-код-код-код
//Не забудь сбросить флаг прерывания перед выходом
}
```

Interrupt\_Name is the interrupt name. It can be anything.
Interrupt\_Number is the interrupt number in the table. The table in the
datasheet is "Interrupt vector mapping"

For example, the EXTI1 interrupt handler, which simply switches the LED to E7:

```
INTERRUPT_HANDLER(EXTI1_IRQHandler, 9)
{
   GPIOE->ODR ^= GPIO_Pin_7;
   EXTI->SR1 |= 1<<1;
}</pre>
```

Please note that **before exiting the interrupt, you need to reset its flag** . Otherwise, it's Groundhog Day - the MC will spin forever in this handler.

The flags are scattered in the **EXTI\_SR1** and **EXTI\_SR2** registers . **To reset** the flag, you need to write 1 to it . Library lovers can simply write:

```
EXTI_ClearITPendingBit(EXTI_IT_Pin1);
```

In this case, this is what you need to do, because there are no constants for resetting interrupt flags anyway, which leads to the appearance of magic numbers (1 << 1) in the code.

These same **flags allow you to determine what caused the interrupt** . In STM8, several interrupt sources per vector are quite common, so you can get lost without flags.

## Interrupt priorities

Priorities are a useful feature that was sorely lacking in the AVR — you don't have to worry about a time-critical interrupt being delayed because another, less important one is being processed.

09/07/2024Çib វិទាន already raised this topic in or the training and the try studies a set this / Easy Electronics.ru Community look for hundreds of pieces of information in different places, I'll tell you about priorities.

All interrupts have two types of priorities —  ${f software\ and\ hardware\ }$  . RESET has the highest hardware priority, then TRAP, and so on down the interrupt table. The default software priority is the same for all interrupts. It can be configured via the ITC\_SPRx registers , of which there are as many as 8 in the STM8L15x. Two bits are allocated for each interrupt vector, and priority 00 cannot be set.

Again, one line will be enough for library fans:

Figure 30. Concurrent interrupt management

```
ITC_SetSoftwarePriority(EXTI2_IRQn, ITC_PriorityLevel_1);
```

While the software priorities of all interrupts are the same, collisions between interrupts are resolved on a first come, first served basis . If other interrupts occur while one is being processed, they will be processed after the first one is finished. The one with the higher hardware priority





will be the first to go. As soon as we change the software priority of at least one interrupt, the controller switches to nested interrupts mode. Now the execution of the handler can be interrupted by another interrupt if it has a higher software priority. If the software priorities are the same, then the hardware priority comes into play: if the new interrupt has a higher priority, it takes over control.





Software priority 3 is the highest (it is set by default), and 1 is the lowest (0 cannot be set).

As an example, we will write a program that, when you press the button on 09/07/2024pi0737 (you will have to attach it to the disable and interrupts and interrupt, the blue LED will blink in an infinite loop (sic!). In parallel with this chaos, pressing the User button (C1) will switch the green LED - this interrupt has a higher priority, so the infinite loop will not interfere with it.

Here's how it looks:



The source code of the program (project for IAR) is attached as usual.





Only registered and authorized users can leave comments.

Design by — Studio XeoArt

© Powered by LiveStreet CMS